# BIRLA INSTITUTE OF TECHNOLOGY & SCIENCE, PILANI K. K. BIRLA Goa Campus

# **First Semester 2020 - 2021**

## **CS F342 Computer Architecture**

Lab test Submission Date: 3<sup>rd</sup> Nov 2020 between 3 to 4:50 p.m.

The task is to implement a 5 stage pipelined processor. It incorporates pipeline registers that slice the datapath into 5 stages of similar latencies. The schematic of the processor is shown below -



The provided .zip folder contains all the files required for the task. The module for the processor has already been written and interfaced with the testbench, and need not be modified.

## **Problem Statement**

The task for this lab is to write the code for each stage shown above. Only the following files need to be modified to complete the design of the processor -

| 1. | Instruction Fetch  | (instr_fetch.v)  |
|----|--------------------|------------------|
| 2. | Instruction Decode | (instr_decode.v) |
| 3. | Execute            | (execute.v)      |
| 4. | Memory Access      | (mem_access.v)   |
| 5. | Write Back         | (write_back.v)   |



The circuit diagrams for each stage have been given in this document. The modules that would be used in each stage

in this document. The modules that would be used in each stage (for example, mux2to1 from mux.v for Write Back) have already been included.

- \* All filenames, module names, and wire names are in lower case, separated by underscores if required.
- \* The following command should be used while compiling the testbench:

> iverilog -s testbench -o YourID Lab5.vvp testbench.v

\* The processor is capable of executing the following MIPS instructions :

| a processor to capable or excounting the following time a mondationer. |        |     |     |     |    |    |  |         |      |     |      |          |
|------------------------------------------------------------------------|--------|-----|-----|-----|----|----|--|---------|------|-----|------|----------|
| 1.                                                                     | R-Type | :   |     |     |    |    |  | f.      | SLT  | rd, | rs,  | rt       |
|                                                                        | a.     | ADD | rd, | rs, | rt | 2. |  | I-type: |      |     |      |          |
|                                                                        | b.     | SUB | rd, | rs, | rt |    |  | a.      | LW   | rt, | offs | set(rs)  |
|                                                                        | c.     | AND | rd, | rs, | rt |    |  | b.      | SW   | rt, | offs | set(rs)  |
|                                                                        | d.     | OR  | rd, | rd, | rt |    |  | c.      | BEQ  | rs, | rt,  | offset   |
|                                                                        | e.     | NOR | rd, | rs, | rt |    |  | d.      | ADDI | rt, | rs,  | imm_data |
|                                                                        |        |     |     |     |    |    |  |         |      |     |      |          |

<sup>\*</sup> The files instr.mem and data.mem contains the code and data that are being simulated

## 1. IF Stage (instr\_fetch.v)

#### Input Ports

- 1. clk
- 2. reset
- 3. pc\_branch [31:0]
- 4. pc\_source

#### **Output Ports**

- 1. pc\_next [31:0]
- 2. instruction [31:0]

#### Modules Required

- 1. A 32 bit 2:1 mux (mux.v → mux2to1).
- 2. A 32 bit register to keep the program count

$$(dff.v \rightarrow dff_p).$$

- \* Instantiate the DFF with the name "program\_counter".
- 3. A block of Read Only Memory (rom), 32 bits wide, with 6 address lines.
  - \* Instantiate the ROM with the name "instr\_memory".
- 4. A module for addition. An assign statement can be used here.

# 2. ID Stage (instr\_decode.v) Input Ports

- 1. clk
- I. CIK
- 2. reset
- 3. instruction [31:0]
- 4. reg\_write\_in
- 5. write\_data [31:0]
- 6. write\_reg [4:0]

#### **Output Ports**

- 1. reg\_write\_out
- 2. mem\_to\_reg
- 3. branch
- 4. mem\_write
- 5. mem\_read
- 6. alu src
- 7. alu\_op [1:0]
- 8. reg\_dst
- 9. branch imm [31:0]
- 10. rs data [31:0]
- 11. rt\_data [31:0]

#### Modules Required

- 1. A 16 bit to 32 bit sign extension module (sign\_ext).
- 2. The main register file (register\_file.v → register\_file)
  - \* Instantiate the register file with the name "rf main".
- 3. The main control unit (control)





## 3. EX Stage (execute.v)

#### Input Ports

- 1. alu\_src
- 2. alu\_op [1:0]
- 3. reg dst
- 4. pc\_next [31:0]
- 5. branch\_imm [31:0]
- 6. rs\_data [31:0]
- 7. rt\_data [31:0]
- 8. rt [4:0]
- 9. rd [4:0]

#### **Output Ports**

- 1. pc\_branch [31:0]
- 2. alu\_zero
- 3. alu res [31:0]
- 4. write\_reg [4:0]

#### Modules Required

- 1. A 32 bit 2:1 mux (mux.v  $\rightarrow$  mux2to1).
- 2. The main alu (alu.v  $\rightarrow$  alu).
- The alu control unit (alu\_control.v → alu\_control).
- 4. A 5 bit 2:1 mux (mux.v → mux2to1).
- 5. A shift and add operator. An assign statement can be used here.

#### [31:0] alu mux2to1 [bwidth = 32]branch imm [31:0] rt\_data alu\_in1 [31:0] [31:0] alu\_src alu\_control branch\_imm funct [5:0] operation alu\_op alu op mux2to1 [1:0] [bwidth = 5][4:0] rd [4:0] reg dest

pc next

[31:0]

rs\_data

execute

pc\_branch [31:0]

→alu zero

→alu\_res [31:0]

→write\_reg [4:0]

## 4. MEM Stage (mem access.v)

#### Input Ports

- 1. clk
- 2. reset
- 3. branch
- 4. alu\_zero
- 5. mem\_write
- 6. mem read
- 7. alu\_res [31:0]
- 8. rt data [31:0]

#### **Output Ports**

- 1. pc\_source
- 2. read\_data [31:0]

#### Modules Required

- 1. An AND gate.
- 2. A block of Random Access Memory (memory.v → ram), 32 bits wide with 4 address lines.

\*Instantiate the RAM with the name - "data\_memory"



#### Input Ports

- 1. mem\_to\_reg
- 2. alu res [31:0]
- 3. read\_data [31:0]

**Output Ports** 





1. write data [31:0]

#### Modules Required

1. One 32 bit 2:1 mux (mux.v → mux2to1).

## **Expected Outcome**



The three fault signals should always be 0.

- 1. a\_fault0 corresponds to the program counter being incremented normally.
- 2. a fault1 corresponds to the registers being loaded with the correct data.
- 3. a\_fault2 corresponds to the correct data being present in the registers and data memory at the end of the simulation.

The remaining signals have been provided for reference.

# Marking Scheme

- 1. 3 mark a\_fault0
- 2. 3 mark a fault1
- 3. 4 marks a\_fault2

#### Submission Method

- 1. Change the name of the testbench file (testbench.v) to **YourID\_Labtest.v**. (NOTE: Change yourID to your 13 digit BITS ID in the testbench)
- 2. Save the vcd dump file generated as **YourID\_Labtest.vcd** (this will already be called **YourID\_Labtest.vcd** since you have changed it in the testbench).
- 3. Save your GTKWave output as YourID\_Labtest.gtkw using the 'Save As' option in File->Write.

All files (YourID\_Labtest.v, YourID\_Labtest.vcd, YourID\_Labtestgtkw, and all the other verilog files) must be compressed into a .zip file which is to be submitted on Quanta.

- \* Do not create archives in other formats (rar, tar.gz, etc).
- \* Once uploaded on Quanta, remember to submit for grading. Do not leave it as a draft.